SN74V3680-15PEU

SN74V3680-15PEU
Mfr. #:
SN74V3680-15PEU
Descripción:
FIFO 16384 x 36 Synch FIFO Memory
Ciclo vital:
Nuevo de este fabricante.
Ficha de datos:
SN74V3680-15PEU Ficha de datos
Entrega:
DHL FedEx Ups TNT EMS
Pago:
T/T Paypal Visa MoneyGram Western Union
ECAD Model:
Más información:
SN74V3680-15PEU más información SN74V3680-15PEU Product Details
Atributo del producto
Valor de atributo
Fabricante:
Instrumentos Texas
Categoria de producto:
FIFO
RoHS:
N
Ancho del bus de datos:
36 bit
Dirección del bus:
Unidireccional
Tamaño de la memoria:
576 kbit
Tipo de tiempo:
Sincrónico
Organización:
16 k x 36
Numero de circuitos:
2
Frecuencia máxima de reloj:
66.7 MHz
Tiempo de acceso:
10 ns
Voltaje de suministro - Máx:
3.45 V
Voltaje de suministro - Min:
3.15 V
Corriente de suministro - Máx .:
40 mA
Temperatura mínima de funcionamiento:
0 C
Temperatura máxima de funcionamiento:
+ 70 C
Paquete / Caja:
LQFP-128
Embalaje:
Bandeja
Altura:
1.4 mm
Serie:
SN74V3680
Ancho:
14 mm
Marca:
Instrumentos Texas
Estilo de montaje:
SMD / SMT
Sensible a la humedad:
Yes
Voltaje de suministro operativo:
3.3 V
Tipo de producto:
FIFO
Cantidad de paquete de fábrica:
72
Subcategoría:
Memoria y almacenamiento de datos
Unidad de peso:
0.021693 oz
Tags
SN74V368, SN74V3, SN74V, SN74, SN7
Service Guarantees

We guarantee 100% customer satisfaction.

Quality Guarantees

We provide 90-360 days warranty.

If the items you received were not in perfect quality, we would be responsible for your refund or replacement, but the items must be returned in their original condition.
Our experienced sales team and tech support team back our services to satisfy all our customers.

we buy and manage excess electronic components, including excess inventory identified for disposal.
Email us if you have excess stock to sell.

Email: [email protected]

Step1: Vacuum Packaging with PL
Step1:
Vacuum Packaging with PL
Step2: Anti-Static Bag
Step2:
Anti-Static Bag
Step3: Packaging Boxes
Step3:
Packaging Boxes
    M***h
    M***h
    RU

    It came quickly. In appearance, everything is fine. I did not check in the work, but i think there will be no problems.

    2019-03-11
    M***a
    M***a
    PE

    ok

    2019-05-06
    S***v
    S***v
    RU

    Great. Thank you.

    2019-02-20
***as Instruments
16384 x 36 Synchronous FIFO Memory 128-LQFP 0 to 70
***p One Stop Global
FIFO Mem Sync Dual Depth/Width Uni-Dir 16K x 36 128-Pin LQFP Tray
***i-Key
IC 16384X36 FIFO MEMORY 128LQFP
***ark
FIFO Logic IC; Frequency Max:166MHz; Supply Voltage Min:3.15V; Supply Voltage Max:3.45V; Package/Case:128-LQFP; No. of Pins:128; Operating Temperature Range:0°C to +70°C; Leaded Process Compatible:No ;RoHS Compliant: No
***AS INS
The SN74V3640, SN74V3650, SN74V3660, SN74V3670, SN74V3680, and SN74V3690 are exceptionally deep, high-speed CMOS, first-in first-out (FIFO) memories, with clocked read and write controls and a flexible bus-matching ×36/×18/×9 data flow. These FIFOs offer several key user benefits:
***AS
Bus-matching synchronous FIFOs are particularly appropriate for network, video, signal processing, telecommunications, data communications, and other applications that need to buffer large amounts of data and match buses of unequal sizes.
***AS INS
Each FIFO has a data input port (Dn) and a data output port (Qn), both of which can assume 36-bit, 18-bit, or 9-bit width, as determined by the state of external control pins’ input width (IW), output width (OW), and bus matching (BM) during the master-reset cycle.
***TEXAS
The input port is controlled by write-clock (WCLK) and write-enable (WEN\) inputs. Data is written into the FIFO on every rising edge of WCLK when WEN\ is asserted. The output port is controlled by read-clock (RCLK) and read-enable (REN\) inputs. Data is read from the FIFO on every rising edge of RCLK when REN\ is asserted. An output-enable (OE\) input is provided for 3-state control of the outputs.
***AS INTRUMENTS
The frequencies of the RCLK and WCLK signals can vary from 0 to fMAX, with complete independence. There are no restrictions on the frequency of one clock input with respect to the other.
***as Instruments (TI)
There are two possible timing modes of operation with these devices: first-word fall-through (FWFT) mode and standard mode.
***AS INSTRUMENT
In FWFT mode, the first word written to an empty FIFO is clocked directly to the data output lines after three transitions of the RCLK signal. REN\ need not be asserted for accessing the first word. However, subsequent words written to the FIFO do require a low on REN\ for access. The state of the FWFT/SI input during master reset determines the timing mode.
***ASI
For applications requiring more data-storage capacity than a single FIFO can provide, the FWFT timing mode permits depth expansion by chaining FIFOs in series (i.e., the data outputs of one FIFO are connected to the corresponding data inputs of the next). No external logic is required.
***INS
In standard mode, the first word written to an empty FIFO does not appear on the data output lines unless a specific read operation is performed. A read operation, which consists of activating REN\ and enabling a rising RCLK edge, shifts the word from internal memory to the data output lines.
***NS
These FIFOs have five flag pins: empty flag or output ready (EF\/OR\), full flag or input ready (FF\/IR\), half-full flag (HF), programmable almost-empty flag (PAE\), and programmable almost-full flag (PAF\). The EF\ and FF\ functions are selected in standard mode. The IR\ and OR\ functions are selected in FWFT mode. HF\, PAE\, and PAF\ are always available for use, regardless of timing mode.
***AS
PAE\ and PAF\ can be programmed independently to switch at any point in memory. Programmable offsets determine the flag-switching threshold and can be loaded by parallel or serial methods. Eight default offset settings are also provided, so that PAE\ can be set to switch at a predefined number of locations from the empty boundary. The PAF\ threshold also can be set at similar predefined values from the full boundary. The default offset values are set during master reset by the state of the FSEL0, FSEL1, and LD\.
***as Instruments (TI)
For serial programming, SEN\, together with LD\, loads the offset registers via the serial input (SI) on each rising edge of WCLK. For parallel programming, WEN\, together with LD\, loads the offset registers via Dn on each rising edge of WCLK. REN\, together with LD\, can read the offsets in parallel from Qn on each rising edge of RCLK, regardless of whether serial parallel offset loading has been selected.
***AS INSRUMENT
During master reset (MRS\), the read and write pointers are set to the first location of the FIFO. The FWFT pin selects standard mode or FWFT mode.
***TEXAS
Partial reset (PRS\) also sets the read and write pointers to the first location of the memory. However, the timing mode, programmable-flag programming method, and default or programmed offset settings existing before partial reset remain unchanged. The flags are updated according to the timing mode and offsets in effect. PRS\ is useful for resetting a device in mid-operation, when reprogramming programmable flags would be undesirable.
***AS INS
Also, the timing modes of PAE\ and PAF\ outputs can be selected. Timing modes can be set to be either asynchronous or synchronous for PAE\ and PAF\.
***XS
If the asynchronous PAE\/PAF\ configuration is selected, PAE\ is asserted low on the low-to-high transition of RCLK. PAE\ is reset to high on the low-to-high transition of WCLK. Similarly, PAF\ is asserted low on the low-to-high transition of WCLK, and PAF\ is reset to high on the low-to-high transition of RCLK.
***AS
If the synchronous PAE\/PAF\ configuration is selected , the PAE\ is asserted and updated on the rising edge of RCLK only, and not WCLK. Similarly, PAF\ is asserted and updated on the rising edge of WCLK only, and not RCLK. The mode desired is configured during master reset by the state of the programmable flag mode (PFM).
***
The retransmit function allows data to be reread from the FIFO more than once. A low on the retransmit (RT\) input during a rising RCLK edge initiates a retransmit operation by setting the read pointer to the first location of the memory array. Zero-latency retransmit timing mode can be selected using the retransmit timing mode (RM). During master reset, a low on RM selects zero-latency retransmit. A high on RM during master reset selects normal latency.
***ASI
If zero-latency retransmit operation is selected, the first data word to be retransmitted is placed on the output register, with respect to the same RCLK edge that initiated the retransmit, if RT\ is low.
***ASI
See Figures 11 and 12 for normal latency retransmit timing. See Figures 13 and 14 for zero-latency retransmit timing.
***ASI
The devices can be configured with different input and output bus widths (see Table 1).
***AS INSTRUMENTS INC
A big-endian/little-endian data word format is provided. This function is useful when data is written into the FIFO in long-word (×36/×18) format and read out of the FIFO in small-word (×18/×9) format. If big-endian mode is selected, the most significant byte (MSB) (word) of the long word written into the FIFO is read out of the FIFO first, followed by the least-significant byte (LSB). If little-endian format is selected, the LSB of the long word written into the FIFO is read out first, followed by the MSB. The mode desired is configured during master reset by the state of the big-endian/little-endian (BE\) pin (see Figure 4 for the bus-matching byte arrangement).
***AS INSTRUMENTS INCORPORATED
The interspersed/noninterspersed parity (IP) bit function allows the user to select the parity bit in the word loaded into the parallel port (D0-Dn) when programming the flag offsets. If interspersed-parity mode is selected, the FIFO assumes that the parity bit is located in bit positions D8, D17, D26, and D35 during the parallel programming of the flag offsets. If noninterspersed-parity mode is selected, D8, D17, and D26 are assumed to be valid bits and D32, D33, D34, and D35 are ignored. Interspersed parity mode is selected during master reset by the state of the IP input. Interspersed parity control has an effect only during parallel programming of the offset registers. It does not affect data written to and read from the FIFO.
***ASI
The SN74V3640, SN74V3650, SN74V3660, SN74V3670, SN74V3680, and SN74V3690 are fabricated using high-speed submicron CMOS technology, and are characterized for operation from 0°C to 70°C.
Parte # Descripción Valores Precio
SN74V3680-15PEU
DISTI # 29459549
FIFO Mem Sync Dual Depth/Width Uni-Dir 16K x 36 128-Pin LQFP Tray
RoHS: Compliant
432
  • 288:$22.6680
  • 144:$23.9274
  • 72:$25.3349
SN74V3680-15PEU
DISTI # SN74V3680-15PEU-ND
IC 16384X36 FIFO MEMORY 128LQFP
RoHS: Compliant
Min Qty: 72
Container: Tray
Temporarily Out of Stock
  • 72:$30.3629
SN74V3680-15PEU
DISTI # SN74V3680-15PEU
FIFO Mem Sync Dual Depth/Width Uni-Dir 16K x 36 128-Pin LQFP Tray (Alt: SN74V3680-15PEU)
RoHS: Compliant
Min Qty: 1
Container: Tray
Europe - 48
  • 1:€26.7900
  • 10:€25.4900
  • 25:€24.1900
  • 50:€23.0900
  • 100:€22.0900
  • 500:€21.0900
  • 1000:€20.2900
SN74V3680-15PEU
DISTI # SN74V3680-15PEU
FIFO Mem Sync Dual Depth/Width Uni-Dir 16K x 36 128-Pin LQFP Tray - Trays (Alt: SN74V3680-15PEU)
RoHS: Not Compliant
Min Qty: 72
Container: Tray
Americas - 0
  • 72:$28.2900
  • 144:$27.6900
  • 288:$26.5900
  • 432:$25.8900
  • 720:$25.4900
SN74V3680-15PEU
DISTI # 595-SN74V3680-15PEU
FIFO 16384 x 36 Synch FIFO Memory
RoHS: Not compliant
0
  • 1:$32.8300
  • 5:$31.4700
  • 10:$30.2800
  • 25:$28.9200
  • 100:$25.8600
  • 250:$24.6700
Imagen Parte # Descripción
SN74V3680-15PEU

Mfr.#: SN74V3680-15PEU

OMO.#: OMO-SN74V3680-15PEU

FIFO 16384 x 36 Synch FIFO Memory
SN74V3690-7PEU

Mfr.#: SN74V3690-7PEU

OMO.#: OMO-SN74V3690-7PEU

FIFO 32768 x 36 Synch FIFO Memory
SN74V3660-15PEU

Mfr.#: SN74V3660-15PEU

OMO.#: OMO-SN74V3660-15PEU

FIFO 4096 x 36 Synch FIFO Memory
SN74V3680-10PEU

Mfr.#: SN74V3680-10PEU

OMO.#: OMO-SN74V3680-10PEU

FIFO 16384 x 36 Synch FIFO Memory
SN74V3680-15PEU

Mfr.#: SN74V3680-15PEU

OMO.#: OMO-SN74V3680-15PEU-TEXAS-INSTRUMENTS

FIFO 16384 x 36 Synch FIFO Memory
SN74V3650-10PEU

Mfr.#: SN74V3650-10PEU

OMO.#: OMO-SN74V3650-10PEU-TEXAS-INSTRUMENTS

IC 2048X36 FIFO MEMORY 128LQFP
SN74V3650-15PEU

Mfr.#: SN74V3650-15PEU

OMO.#: OMO-SN74V3650-15PEU-TEXAS-INSTRUMENTS

IC 2048X36 FIFO MEMORY 128LQFP
SN74V3650-6PEU

Mfr.#: SN74V3650-6PEU

OMO.#: OMO-SN74V3650-6PEU-TEXAS-INSTRUMENTS

IC 2048X36 FIFO MEMORY 128LQFP
SN74V3670-15PEU

Mfr.#: SN74V3670-15PEU

OMO.#: OMO-SN74V3670-15PEU-TEXAS-INSTRUMENTS

IC 8192X36 FIFO MEMORY 128LQFP
SN74V3680-10PEU

Mfr.#: SN74V3680-10PEU

OMO.#: OMO-SN74V3680-10PEU-TEXAS-INSTRUMENTS

IC 16384X36 FIFO MEMORY 128LQFP
Disponibilidad
Valores:
61
En orden:
2044
Ingrese la cantidad:
El precio actual de SN74V3680-15PEU es solo de referencia, si desea obtener el mejor precio, envíe una consulta o envíe un correo electrónico directo a nuestro equipo de ventas [email protected]
Precio de referencia (USD)
Cantidad
Precio unitario
Ext. Precio
1
32,83 US$
32,83 US$
5
31,47 US$
157,35 US$
10
30,28 US$
302,80 US$
25
28,92 US$
723,00 US$
100
25,86 US$
2 586,00 US$
250
24,67 US$
6 167,50 US$
500
23,48 US$
11 740,00 US$
Debido a la escasez de semiconductores a partir de 2021, el precio inferior es el precio normal antes de 2021. Envíe una consulta para confirmar.
Empezar con
Nuevos productos
Top